EHB 322E: Digital Electronic Circuits
From The Emerging Circuits and Computation Group at ITU
				
								
				
				
																
				
				
								
				Syllabus
 EHB 322E: Digital Electronic Circuits, CRN: 22187, Mondays 12:30-15:30, Room: 4102 EEF, Spring 2025. 
 
|  Instructor | 
 | 
|  Teaching Assistant | Fatma Betül Fişne 
 | 
|  Grading | 
 
 
 
 | 
|  Reference Books | 
 | 
|  Policies | 
 | 
Weekly Course Plan
|  Date |  Topic | 
| Week 1, 17/2/2025 | Introduction | 
| Week 2, 24/2/2025 | Switching theory & devices for digital circuits and inverters | 
| Weeks 3, 3/3/2025 | NMOS/CMOS inverters & their static and dynamic behaviors | 
| Weeks 4, 10/3/2025 | NMOS/CMOS inverters & their static and dynamic behaviors | 
| Week 5, 17/3/2025 | Optimization of multiple-stage inverters and buffers | 
| Weeks 6, 24/3/2025 | Static and complex logic gates and their area-delay-power performance analysis | 
| Holiday Week, 31/3/2025 | HOLIDAY, no class | 
| Week 7, 7/4/2025 | MIDTERM I | 
| Weeks 8, 14/4/2025 | Pass transistor logic with Shannon's expansion and performance analysis | 
| Week 9, 21/4/2025 | Dynamic logic gates performance analysis | 
| Week 10, 28/4/2025 | Dynamic logic gates, synchronization | 
| Weeks 11, 5/5/2025 | Static and dynamic memory elements: D, SR, and JK flip-flops | 
| Weeks 12, 12/5/2025 | MIDTERM II | 
| Week 13, 19/5/2025 | Synchronization and timing analysis of digital circuits having logic and memory elements | 
| Weeks 14, 26/5/2025 | Semiconductor memories and gate arrays: RAM's, ROM's, and flash memories | 
