EHB 322E: Digital Electronic Circuits
From The Emerging Circuits and Computation Group at ITU
Contents |
Announcements
- Feb. 28th The class is given in the room 5203 (second floor), EEF.
- Feb. 12st As a simulation tool, Spice is required for homeworks. Among different Spice-based programs, LTspice is a good and free choice; you can download it by clicking here.
Syllabus
EHB 322E: Digital Electronic Circuits, CRN: 22206, Mondays 12:30-15:30, Room: 5203 EEF, Spring 2024.
|
Instructor
|
|
| Teaching Assistant
|
Yiğit Can Erçetin
|
| Grading
|
|
| Reference Books
|
|
| Policies
|
|
Weekly Course Plan
|
Date
|
Topic
|
| Week 1, 12/2/2024 | Introduction |
| Week 2, 19/2/2024 | Switching theory & devices for digital circuits and inverters |
| Weeks 3, 26/2/2024 | NMOS/CMOS inverters & their static and dynamic behaviors |
| Weeks 4, 4/3/2024 | NMOS/CMOS inverters & their static and dynamic behaviors |
| Week 5, 11/3/2024 | Optimization of multiple-stage inverters and buffers |
| Weeks 6, 18/3/2024 | Static and complex logic gates and their area-delay-power performance analysis |
| Week 7, 25/3/2024 | MIDTERM I |
| Week 8, 1/4/2024 | Pass transistor logic with Shannon's expansion and performance analysis |
| Weeks 9, 8/4/2024 | HOLIDAY, no class |
| Week 10, 15/4/2024 | Dynamic logic gates performance analysis |
| Week 11, 22/4/2024 | Dynamic logic gates, synchronization |
| Weeks 12, 29/4/2024 | MIDTERM II |
| Weeks 13, 6/5/2024 | Static and dynamic memory elements: D, SR, and JK flip-flops |
| Week 14, 13/5/2024 | Synchronization and timing analysis of digital circuits having logic and memory elements |
| Weeks 15, 20/5/2024 | Semiconductor memories and gate arrays: RAM's, ROM's, and flash memories |
Course Materials
Shared through Ninova.