EHB 322E-M

From The Emerging Circuits and Computation Group at ITU
(Difference between revisions)
Jump to: navigation, search
(Course Materials)
(Course Materials)
Line 95: Line 95:
 
== Course Materials ==
 
== Course Materials ==
  
{| border="1" cellspacing="0" cellpadding="4"
+
{| border="1" cellspacing="0" cellpadding="5"
! Quizzes & Solutions!! Homeworks & Solutions!! Course Materials!! 
+
! Quizzes & Solutions!! Homeworks & Solutions!! Course Materials  
 
|-  
 
|-  
 
|    ||  ||   
 
|    ||  ||   
Line 102: Line 102:
 
|    ||  ||   
 
|    ||  ||   
 
|-
 
|-
|    ||  || 
+
|    ||  ||   
|-
+
|    ||  || 
+
 
   
 
   
 
|}
 
|}

Revision as of 11:22, 7 March 2021

Contents

Announcements

  • Mar. 7th Lectures are given online using Zoom that can be accessed via Ninova.
  • Mar. 7th As a simulation tool, Spice is required for homeworks. Among different Spice-based programs, LTspice is a good and free choice; you can download it by clicking here.

Syllabus

EHB 322E: Digital Electronic Circuits, CRN: 25205, Mondays 12:30-15:30, Online using Zoom via Ninova, Spring 2021.
Instructor

Mustafa Altun

  • Email: altunmus@itu.edu.tr
  • Tel: 02122856635
  • Office hours: 15:00 – 16:30 online via email or online talk
Teaching Assistant

Sadık İlik

  • Email: iliks@itu.edu.tr
  • Room: 3105 EEF
Grading
  • Quizzes: 60%
    • 3 quizzes (15% each) during the lecture time that will on 13/11/2020, 4/12/2020, 25/12/2020, and 22/1/2021.
  • Homeworks: 10%
    • 2 homeworks (5% each)
  • Final Exam: 30%
Reference Books
  • Weste, N., & Harris, D. (20XX). Integrated Circuit Design: International Version: A Circuits and Systems Perspective. Pearson Education,.
  • Rabaey, J. M., Chandrakasan, A. P., & Nikolic, B. (20XX). Digital integrated circuits. Englewood Cliffs: Prentice hall.
  • Uyemura, J. P. (20XX). CMOS logic circuit design. Springer.
  • Kang, S. M., & Leblebici, Y. (20XX). Cmos Digital Integrated Circuits. McGraw-Hill Education.
Policies
  • Homeworks are due at the beginning of class. Late homeworks will be downgraded by 20% for each day passed the due date.
  • Exams are in closed-notes and closed-books format.
  • To be eligible of taking the final exam, your average excluding the final exam should be at least 50% of the class average.

Weekly Course Plan

Date
Topic
Week 1, 10/2/2020 Introduction
Week 2, 17/2/2020 Switching theory & devices for digital circuits and inverters
Weeks 3, 24/2/2020 NMOS/CMOS inverters & their static and dynamic behaviors
Weeks 4, 2/3/2020 Optimization of multiple-stage inverters and buffers
Week 5, 9/3/2020 Static and complex logic gates and their area-delay-power performance analysis
Weeks 6, 16/3/2020 HOLIDAY, no class
Week 7, 23/3/2020 HOLIDAY, no class
Week 8, 30/3/2020 HOLIDAY, no class
Weeks 9, 6/4/2020 Recitation with the teaching assistant (Video posted in Ninova)
Week 10, 13/4/2020 Pass transistor logic with Shannon's expansion and performance analysis (Video posted in Ninova)
Week 10, 20/4/2020 Dynamic logic gates, synchronization, and performance analysis (Video posted in Ninova)
Weeks 12, 27/4/2020 Static and dynamic memory elements: D, SR, and JK flip-flops (Video posted in Ninova)
Weeks 13, 4/5/2020 Synchronization and timing analysis of digital circuits having logic and memory elements (Video posted in Ninova)
Week 14, 11/5/2020 Semiconductor memories and gate arrays: RAM's, ROM's, and flash memories (Video posted in Ninova)
Weeks 15, 18/5/2020 Recitation with the teaching assistant (Video posted in Ninova)

Course Materials

Quizzes & Solutions Homeworks & Solutions Course Materials
Personal tools
Namespaces

Variants
Actions
ECC
ECC (In Turkish)
Toolbox